Function : Power logic 8-bit shift register; open-drain outputs
Maker : NXP Semiconductors.
The NPIC6C596A-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MRinput. A LOW on MRresets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input.
The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. Ifboth clocks are connected together, the shift register is always one clock pulse ahead of the storage register. To provide additional hold time in cascaded applications, the serial output QS7 is clocked out onthe falling edge of SHCP. Data in the storage register drives the gate of the outputextended-drain NMOS (EDNMOS) transistor whenever the output enable input (OE) is LOW.
Datasheet PDF Download :
Others datasheet of same file : NPIC6C596A-Q100,NPIC6C596ABQ-Q100,NPIC6C596AD-Q100,NPIC6C596APW-Q100